10 days ago

ASIC Digital Design Senior Staff Engineer

Synopsys Inc

On Site
Full Time
$220,000
Nepean, ON

Job Overview

Job TitleASIC Digital Design Senior Staff Engineer
Job TypeFull Time
CategoryCommerce
Experience5 Years
DegreeMaster
Offered Salary$220,000
LocationNepean, ON

Who's the hiring manager?

Sign up to PitchMeAI to discover the hiring manager's details for this job. We will also write them an intro email for you.

Uncover Hiring Manager

Job Description

About Synopsys

At Synopsys, we drive the innovations that shape the way we live and connect. Our technology is central to the Era of Pervasive Intelligence, from self-driving cars to learning machines. We lead in chip design, verification, and IP integration, empowering the creation of high-performance silicon chips and software content. Join us to transform the future through continuous technological innovation.

Your Role as an ASIC Digital Design Senior Staff Engineer

You are a passionate and highly skilled ASIC Digital Verification Engineer seeking to make a meaningful contribution in a collaborative, global environment. With a strong foundation in electrical or computer engineering, you possess a keen eye for detail, a methodical approach to problem-solving, and a drive to deliver reliable, high-performance IP solutions for memory interfaces. Your expertise in Verilog, SystemVerilog, and digital design flows is complemented by your proficiency in scripting languages, enabling you to automate and optimize verification processes for maximum efficiency.

You thrive on tackling complex challenges and are adept at debugging intricate RTL models. Your ability to design comprehensive testplans and robust testbench infrastructure ensures the highest standards of functional coverage and product reliability. You are motivated by continuous learning, staying up-to-date with emerging technologies such as virtual prototyping and emulation, and you proactively seek out opportunities to improve team processes and outcomes.

As a senior staff engineer, you are a natural mentor, eager to share your knowledge and expertise with junior engineers, fostering a culture of growth and innovation. Your communication and organizational skills allow you to collaborate effectively with architecture and implementation teams, contributing to technical reviews and driving consensus on best practices. You are committed to excellence, integrity, and inclusivity, making you a valued member of the Synopsys Solutions Group.

What You’ll Be Doing:

  • Developing detailed testplans and functional coverage models to ensure robust verification of training firmware on RTL PHY models.
  • Implementing scalable testbench infrastructure and creating comprehensive test cases, including success path, corner case, and negative scenarios.
  • Collaborating with architecture and implementation teams through technical reviews, contributing insights to enhance product quality and performance.
  • Solving complex, abstract verification challenges with strong debugging skills and analytical thinking.
  • Researching and integrating emerging technologies in virtual prototyping and emulation to drive continuous improvement in team efficiency and product quality.
  • Mentoring junior engineers, fostering skill development, and cultivating leadership capabilities within the team.

The Impact You Will Have:

  • Accelerating the delivery of high-performance, reliable IP solutions for memory interfaces, directly influencing next-generation silicon products.
  • Elevating verification standards across the Solutions Group through innovative testplan design and coverage analysis.
  • Driving improvements in productivity, performance, and throughput by developing and implementing advanced verification solutions.
  • Ensuring seamless integration and verification of firmware and hardware, enhancing the functionality and reliability of Synopsys products.
  • Contributing to the adoption of cutting-edge methodologies like assertion verification and protocol-oriented performance analysis.
  • Empowering team growth and knowledge sharing by mentoring peers and junior engineers, building a resilient and forward-thinking engineering culture.

What You’ll Need:

  • Bachelor’s degree in Electrical Engineering, Computer Engineering, or related field, with 5+ years of relevant experience.
  • Expertise in Verilog, SystemVerilog, and the IC design flow, including simulation and waveform debugging tools.
  • Proficiency in scripting languages such as Python, Perl, Bash, and experience with makefiles; co-simulation experience is a strong asset.
  • Strong understanding of digital logic principles and verification methodologies, including UVM (Universal Verification Methodology).
  • Experience with DDR interface protocols and firmware verification flows; familiarity with assertion verification and coverage analysis techniques.
  • Hands-on experience with Linux environments, regression systems, build systems, and source code control tools.
  • Exposure to virtual prototyping and/or emulation is a plus.

Who You Are:

  • Innovative problem-solver with a proactive mindset and a commitment to continuous learning.
  • Collaborative team player with strong communication and organizational skills.
  • Detail-oriented and precise, with a passion for delivering high-quality results.
  • Adaptable and resilient, thriving in fast-paced environments and embracing new challenges.
  • Supportive mentor, eager to share knowledge and foster growth within the team.
  • Self-driven, able to work independently and take ownership of projects.

The Team You’ll Be A Part Of:

You will join the Synopsys Solutions Group, a dynamic and diverse team of engineers focused on developing industry-leading interface IP for memory solutions. Our team values collaboration, innovation, and continuous improvement, working together across international boundaries to deliver best-in-class products. We foster an environment where knowledge sharing and mentorship are integral to our success, and every member is empowered to contribute to our collective goals.

Rewards and Benefits:

We offer a comprehensive range of health, wellness, and financial benefits to cater to your needs. Our total rewards include both monetary and non-monetary offerings. Your recruiter will provide more details about the salary range and benefits during the hiring process.

Key skills/competency

  • ASIC Digital Verification
  • Verilog & SystemVerilog
  • UVM Methodology
  • DDR Interface Protocols
  • Firmware Verification
  • Python/Perl Scripting
  • RTL Debugging
  • Testplan Development
  • Functional Coverage
  • Virtual Prototyping/Emulation

Tags:

ASIC Digital Design Senior Staff Engineer
testplan development
functional coverage
testbench implementation
RTL debugging
technical reviews
mentorship
process improvement
firmware verification
assertion verification
protocol analysis
Verilog
SystemVerilog
IC design flow
Python
Perl
Bash
Makefiles
UVM
Linux
source control

Share Job:

How to Get Hired at Synopsys Inc

  • Research Synopsys Inc's culture: Study their mission, values, recent news, and employee testimonials on LinkedIn and Glassdoor.
  • Tailor your resume: Customize your experience to highlight ASIC digital verification, Verilog/SystemVerilog, and UVM skills for Synopsys Inc roles.
  • Highlight ASIC/Digital Design expertise: Showcase your proficiency in IC design flow, DDR protocols, and advanced verification methodologies.
  • Prepare for technical challenges: Be ready to discuss complex debugging scenarios, testplan strategies, and scripting for automation.
  • Showcase mentorship and collaboration: Emphasize experience in guiding junior engineers and cross-functional team engagement at Synopsys Inc.

Frequently Asked Questions

Find answers to common questions about this job opportunity

Explore similar opportunities that match your background