11 days ago

RTL & Codesign Engineer

OpenAI

On Site
Full Time
$350,000
San Francisco, CA

Job Overview

Job TitleRTL & Codesign Engineer
Job TypeFull Time
CategoryCommerce
Experience5 Years
DegreeMaster
Offered Salary$350,000
LocationSan Francisco, CA

Who's the hiring manager?

Sign up to PitchMeAI to discover the hiring manager's details for this job. We will also write them an intro email for you.

Uncover Hiring Manager

Job Description

About The Team

OpenAI’s Hardware organization develops silicon and system-level solutions designed for the unique demands of advanced AI workloads. The team is responsible for building the next generation of AI-native silicon while working closely with software and research partners to co-design hardware tightly integrated with AI models. In addition to delivering production-grade silicon for OpenAI’s supercomputing infrastructure, the team also creates custom design tools and methodologies that accelerate innovation and enable hardware optimized specifically for AI.

About The Role

We’re looking for a RTL & Codesign Engineer to design and implement key compute, memory, and interconnect components for our custom AI accelerator. You’ll work closely with architecture, verification, physical design, and ML engineers to translate AI workloads into efficient hardware structures. This is a hands-on design role with significant ownership across definition, modeling, and implementation.

This role is based in San Francisco, CA. We use a hybrid work model of 3 days in the office per week and offer relocation assistance to new employees.

In This Role You Will

  • Produce clean, production-quality microarchitecture and RTL for major accelerator subsystems.
  • Contribute to architectural studies including performance modeling and feasibility analysis.
  • Collaborate with software, simulator, and compiler teams to ensure hardware/software co-design and workload fit.
  • Partner with DV and PD to ensure functional correctness, timing closure, area/power targets, and clean integration.
  • Build and review performance and functional models to validate design intent.
  • Participate in design reviews, documentation, and bring-up support across the full silicon lifecycle.

You Might Thrive In This Role If You Have

  • Graduate-level research or industry experience in computer architecture, AI/ML hardware–software co-design, including workload analysis, dataflow mapping, or accelerator algorithm optimization.
  • Expertise writing production-quality RTL in Verilog/SystemVerilog, with a track record of delivering complex blocks to tape-out.
  • Experience developing hardware design models or architectural simulators, ideally for AI/ML or high-performance compute systems.
  • Familiarity with industry-standard design tools (lint, CDC/RDC, synthesis, STA) and methodologies.
  • Ability to work cross-functionally with architecture, ML systems, compilers, and verification teams.
  • Strong problem-solving skills and ability to think across abstraction layers, from algorithms to circuits.
  • Passion for building industry-leading massive-scale hardware systems.

About OpenAI

OpenAI is an AI research and deployment company dedicated to ensuring that general-purpose artificial intelligence benefits all of humanity. We push the boundaries of the capabilities of AI systems and seek to safely deploy them to the world through our products. AI is an extremely powerful tool that must be created with safety and human needs at its core, and to achieve our mission, we must encompass and value the many different perspectives, voices, and experiences that form the full spectrum of humanity.

We are an equal opportunity employer, and we do not discriminate on the basis of race, religion, color, national origin, sex, sexual orientation, age, veteran status, disability, genetic information, or other applicable legally protected characteristic.

For additional information, please see OpenAI’s Affirmative Action and Equal Employment Opportunity Policy Statement.

Background checks for applicants will be administered in accordance with applicable law, and qualified applicants with arrest or conviction records will be considered for employment consistent with those laws, including the San Francisco Fair Chance Ordinance, the Los Angeles County Fair Chance Ordinance for Employers, and the California Fair Chance Act, for US-based candidates. For unincorporated Los Angeles County workers: we reasonably believe that criminal history may have a direct, adverse and negative relationship with the following job duties, potentially resulting in the withdrawal of a conditional offer of employment: protect computer hardware entrusted to you from theft, loss or damage; return all computer hardware in your possession (including the data contained therein) upon termination of employment or end of assignment; and maintain the confidentiality of proprietary, confidential, and non-public information. In addition, job duties require access to secure and protected information technology systems and related data security obligations.

To notify OpenAI that you believe this job posting is non-compliant, please submit a report through this form. No response will be provided to inquiries unrelated to job posting compliance.

We are committed to providing reasonable accommodations to applicants with disabilities, and requests can be made via this link.

OpenAI Global Applicant Privacy Policy

At OpenAI, we believe artificial intelligence has the potential to help people solve immense global challenges, and we want the upside of AI to be widely shared. Join us in shaping the future of technology.

Key skills/competency

  • RTL Design
  • Hardware/Software Co-design
  • AI Accelerators
  • Verilog/SystemVerilog
  • Computer Architecture
  • Performance Modeling
  • Silicon Lifecycle
  • Verification (DV)
  • Physical Design (PD)
  • Workload Analysis

Tags:

RTL & Codesign Engineer
microarchitecture
RTL design
performance modeling
hardware/software co-design
verification
physical design
AI accelerators
dataflow mapping
algorithm optimization
silicon lifecycle
Verilog
SystemVerilog
architectural simulators
lint
CDC/RDC
synthesis
STA
AI/ML hardware
high-performance compute

Share Job:

How to Get Hired at OpenAI

  • Research OpenAI's culture: Study their mission, values, recent news, and employee testimonials on LinkedIn and Glassdoor.
  • Tailor your resume: Highlight experience in RTL design, AI/ML hardware, and co-design using keywords from the job description.
  • Showcase your projects: Provide examples of complex blocks delivered to tape-out or hardware design models developed for high-performance systems.
  • Prepare for technical depth: Brush up on computer architecture, Verilog/SystemVerilog, and industry-standard design tools relevant to AI accelerators.
  • Emphasize cross-functional skills: Be ready to discuss how you collaborate with architecture, software, and verification teams effectively.

Frequently Asked Questions

Find answers to common questions about this job opportunity

Explore similar opportunities that match your background